

### **Basics**



- Basics
- Design considerations
- Driver selection
- Design examples
- PCB Layout
- Switching Testing results

Latest update Mar. 24, 2016

Please visit <a href="http://www.gansystems.com/whitepapers.php">http://www.gansystems.com/whitepapers.php</a> for latest version of this document

### Fundamentals of GaN Systems E-HEMT



#### GaN Enhancement mode High Electron Mobility Transistor (E-HEMT):

- Lateral 2DEG (2-dimensional electron gas) channel formed between AlGaN and GaN layers
- Positive gate bias opens up 2DEG channel
- OV or negative gate voltage shuts off 2DEG and block forward conduction
- Voltage driven: Gate driver charges/discharges (C<sub>GD</sub> + C<sub>GS</sub>)
- No DC gate driving current needed: gate leakage current only (I<sub>GSS</sub>)



### Gate Characteristics GaN E-HEMT vs. other technologies



- Similar gate drive requirement to Silicon MOSFET/IGBT
- Much Smaller gate charge Lower drive loss, faster rise & fall time
- Lower gate voltage Select right gate driver UVLO
- Easy 5 to 6.5V gate drive with maximum rating +7V and +10V transient
- OV to turn off, typical V<sub>GTH</sub>=1.5V.
- Negative voltage improves gate drive robustness but optional
- Easy slew rate control using gate resistor

| Gate drive voltage level   | GaN Systems<br>GaN E-HEMT | Si MOSFET | IGBT         | SIC MOSFET |
|----------------------------|---------------------------|-----------|--------------|------------|
| Maximum rating             | -10/+7V                   | +/-20V    | +/-20V       | -8/+18V    |
| Transient maximum          | -20/+10V*                 |           | +/-30V       |            |
| Typical operational values | 0 or -3/+5-6.5V           | 0/+10-12V | 0 or -9/+15V | -4/+15V    |

<sup>[\*]</sup> pulse width < 1uS

#### GaN E-HEMT Reverse Conduction



- No parasitic body diode: Zero Q<sub>RR</sub> Loss & very high dv/dt ruggedness
- GaN E-HEMT is naturally capable of reverse conduction, without external diode
- Unlike MOSFETs/IGBT, reverse current flow through same 2DEG channel as forward conduction
- "Diode" like reverse behavior is V<sub>GS</sub> dependent

#### **Drain-source forward bias:**



When  $V_{GS} \le 0V$ : no channel conduction

#### Reverse bias V<sub>GS</sub>=0V:



- One can consider D/S swapped in reverse bias mode
- 2DEG channel starts to conduct when V<sub>SD</sub> = V<sub>GS'</sub> (V<sub>GD</sub>) > V<sub>GTH</sub> = ~1.5V
- Reverse current flows in 2DEG

#### Reverse bias with -V<sub>GS</sub>:



2DEG starts to conduct when

$$V_{SD} = V_{GTH} + V_{GS OFF}$$

 -V<sub>GS</sub> increases reverse voltage drop V<sub>SD</sub>

#### Reverse Conduction Loss model





#### $V_{GS} = 6V$ (on-state):

- 2-quadrant bidirectional current flow in 2DEG channel
- Reverse Rds(on) same as forward conduction
- $P_{loss\_rev} = I_{SD}^2 x R_{DS(ON), Tj}$

#### $V_{GS} \le 0V$ (off-state):

- Modeled as "diode" with V<sub>F</sub> + channel resistance R<sub>rev\_on</sub> that is higher than R<sub>DS(ON)</sub> in forward conduction
- V<sub>SD</sub> increases with the negative gate voltage applied
- $P_{loss rev} = I_{SD}^2 X R_{REV(ON)} + I_{SD} X (V_{GTH} + V_{GS OFF})$

#### How does it affect the design:

- No external anti-parallel diode required
- No Q<sub>RR</sub> Loss (Q<sub>OSS</sub> loss only), perfect fit for half bridge where hard commutation is required – Higher efficiency and more robust without body diode
- Higher reverse conduction loss, for optimal efficiency:
  - Minimize dead time and utilize synchronous drive
  - Prefer **0V** for turn-off

### Reduce Losses using Dead time & Synchronous driving



- Synchronous driving with minimum dead time is recommended for optimum efficiency
- Dead time can be selected by considering the worst case gate driver propagation delay skewing + switching rise/fall time
  - For 650V GS66508T/P: typical **50-100ns**
  - For 100V GS61008P: typical 15-20ns

**25ns** Delay difference for Si8261 Isolated gate driver



Total switching time **26ns** for GS66508T ( $R_G=10\Omega$ ,  $T_J=125$ °C)

| GS66508T T <sub>j</sub> =125°C |                     |       |      |                                             |  |  |  |  |  |
|--------------------------------|---------------------|-------|------|---------------------------------------------|--|--|--|--|--|
| Parameters                     | Symbol              | Value | Unit | Conditions                                  |  |  |  |  |  |
| Turn-on delay time             | t <sub>d(on)</sub>  | 4.5   | ns   | V <sub>DD</sub> =400V, V <sub>GS</sub> =6V, |  |  |  |  |  |
| Rise time                      | t <sub>r</sub>      | 6.3   | ns   | I <sub>D</sub> =16A, R <sub>G</sub> =10Ω    |  |  |  |  |  |
| Turn-off delay time            | t <sub>d(off)</sub> | 9.3   | ns   |                                             |  |  |  |  |  |
| Fall time                      | t <sub>f</sub>      | 5.4   | ns   |                                             |  |  |  |  |  |



### **Design Considerations**



- Basics
- Design considerations
- Driver selection
- Design examples
- PCB Layout
- Switching Testing results

### **Optimizing Gate Resistors**



#### Select right gate resistance

- E-HEMT switching speed can be controlled by gate resistors
- R<sub>G</sub> is critical for optimum switching performance and gate drive stability
- Separate R<sub>G</sub> for turn-on and off is recommended

#### Turn-on gate resistor R<sub>GON</sub>:

- Control the turn-on slew rate dv/dt
- For GS66508x: Recommended to start with  $R_{GON} = 10-20\Omega$
- Too small R<sub>GON</sub>: High dv/dt; drain current and V<sub>GS</sub> ringing
  - Higher switching loss due to gate ringing
  - Risk of miller turn-on and gate oscillation

### Turn-off gate resistor R<sub>GOFF</sub>:

- R<sub>GOFF</sub> smaller than R<sub>GON</sub> is recommended:
  - Provide strong pull-down for robust gate drive
- Typical value  $R_{GOFF} = 1-3\Omega$



For driver with single output



### R<sub>GOFF</sub> Effects on power loss



#### Effect of R<sub>GOFF</sub> on power loss

- Smaller R<sub>GOFF</sub> reduce E<sub>OFF</sub>.
- Too small R<sub>GOFF</sub> may create V<sub>GS</sub> undershoot and ringing:
  - Higher switching and dead time conduction loss
  - Potential gate oscillation
- Recommended to start with  $1-3\Omega$  and adjust empirically

# Wide range of near zero E<sub>OFF</sub> can be easily achieved with GaN:

- Extreme low Q<sub>G</sub> → 2DEG channel turns off fast enough
   → gate no longer controls turn-off V<sub>DS</sub> dv/dt (no plateau period)
- Turn-off dv/dt solely determined by how fast load current (L<sub>OUT</sub>) charges C<sub>OSS</sub>.
- Measured  $E_{OFF}$  includes  $E_{OSS}$ , which is NOT part of  $E_{OFF}$  and will be dissipated at next turn-on transient.

GS66508P Measured  $E_{ON}/E_{OFF}$  ( $V_{DS}$ =400V,  $R_{GON}$ =10 $\Omega$ ,  $R_{GOFF}$ =1 $\Omega$ )



GS66508P: Eoss@400V = 7uJ

Minimum turn-off loss when Id <15A ( $R_{GOFF} = 1\Omega$ )

### R<sub>GOFF</sub> effects on reverse losses



#### Effect of V<sub>GS</sub> undershoot on dead time loss:

- Example 48-12V Sync Buck  $I_{SW} = 20A$  (GS61008P)
- LS V<sub>GS</sub> turn-off undershoot adds to the V<sub>SD</sub> drop during dead time → higher dead time loss
- Optimize  $R_{GOFF}$  to balance between  $E_{OFF}$  and dead time loss  $\rightarrow$  more critical for VHF application and 100V device



### Eon and Eoff vs Current vs Gate Resistance



#### GS66508P Switching Loss measurements



Switching energy loss tested on half bridge with inductive load:

 $V_{DS} = 400V$ ,  $V_{GS} = 6V$ ,  $R_{G(ON)} = 10\Omega$ ,  $L_P = 10$ nH\*, L = 40uH, Gate driver IXDN609SI.

|                    | T <sub>J</sub> = 25°C |                                                   |                                                  | T <sub>J</sub> = 125°C |                                                    |                                                   |  |  |  |
|--------------------|-----------------------|---------------------------------------------------|--------------------------------------------------|------------------------|----------------------------------------------------|---------------------------------------------------|--|--|--|
| I <sub>D</sub> (A) | E <sub>ON</sub> 25°C  | E <sub>OFF</sub> 25°C<br>R <sub>G(OFF)</sub> =10Ω | E <sub>OFF</sub> 25°C<br>R <sub>G(OFF)</sub> =1Ω | E <sub>ON</sub> 125°C  | E <sub>OFF</sub> 125°C<br>R <sub>G(OFF)</sub> =10Ω | E <sub>OFF</sub> 125°C<br>R <sub>G(OFF)</sub> =1Ω |  |  |  |
| 5                  | 27.8                  | 7.1                                               | 7.0                                              | 30.0                   | 7.2                                                | 7.1                                               |  |  |  |
| 10                 | 36.7                  | 12.7                                              | 7.3                                              | 42.1                   | 8.7                                                | 8.7                                               |  |  |  |
| 15                 | 47.5                  | 21.5                                              | 7.5                                              | 57.6                   | 9.7                                                | 9.3                                               |  |  |  |
| 20                 | 68.0                  | 37.5                                              | 8.3                                              | 84.7                   | 14.7                                               | 10.0                                              |  |  |  |
| 25                 | 92.7                  | 48.8                                              | 14.2                                             | 117.2                  | 21.6                                               | 13.6                                              |  |  |  |
| 30                 | 114.8                 | 66.4                                              | 23.2                                             | 163.0                  | 28.3                                               | 19.0                                              |  |  |  |

\* - Parasitic loop inductance

#### Notes:

- Measured E<sub>OFF</sub> includes the energy that charges the output capacitance (E<sub>OSS</sub>), which will be dissipated during turn-on at next switching cycle for hard switching application.
- For resonant soft-switching topology, Energy stored in C<sub>OSS</sub> is recycled and should not be included in switching loss calculation. The actual E<sub>OFF</sub> can be calculated by:

$$E_{OFF} = E_{OFF\ Measured} - \frac{1}{2} * C_{O(er)} * V_{DS}^2$$

Where C<sub>O(er)</sub> is energy related capacitance @V<sub>DS</sub>=400V and can be found on datasheet

### Preventing Miller turn-on



#### Miller turn-on – how to prevent it

#### 1) Design for low pull-down impedance on the gate:

- Select driver with low source R<sub>OL</sub>
- Optimize R<sub>GON</sub> in half bridge
- Use small R<sub>GOFF</sub> for turn-off
- Reduce gate loop inductance L<sub>G</sub>

#### 2) Adding external C<sub>GS</sub>?

- Provides additional miller current shunt path
- Be careful when adding C<sub>GS</sub> to the gate:
  - Slow down switching; increases gate drive loss
  - Potential gate oscillation combined with parasitic inductance →Ext. C<sub>GS</sub> provides low Z path for high-frequency gate current ringing

#### 2) Negative gate voltage?

- Increase noise immunity against miller turn-on
- Typical -2 to -3V is recommended
- Reduce turn-off loss
- Higher reverse conduction loss -> design trade-off



Miller current path

### **Using Clamping Diode**



#### **Clamping Diode**

#### For gate driver with single output, a clamping diode is recommended

- High dV/dt at the Drain induces Miller Current flow (Source-to-Gate)
- R<sub>G OFF</sub> does not help with high dV/dt (i.e., blocked by series Diode)
- Negative voltage spike increases with higher  $R_{G\_ON}$
- Use a fast schottky diode or zener between G and S:
  - Be careful with gate ringing induced by zener diode



Miller Current flow, -dV/dt (No Diode)



With Clamping Diode





### High side driver considerations



#### High side gate drive

- GaN enables fast switching dv/dt >100kV/us:
  - Minimize Coupling capacitance C<sub>IO</sub>
  - CM current via C<sub>IO</sub> limits CMTI
- Full Isolated gate drive:
  - Best performance
  - Isolation power supply Minimize interwinding Capacitance
- Bootstrap:
  - Lower cost, simpler design
  - Post-regulation or voltage clamping is required after bootstrap



#### Note:

Watch for bootstrap HV diode power loss limit and recovery time for High-Frequency operation. Choose the HV diode with low  $C_J$  and fast recovery time. For switching frequency application > 500k-800kHz, isolated gate drive is recommended

### **Bootstrap Design**



#### Bootstrap circuit design



#### **Bootstrap Design Example**



### **Preventing Oscillations**



#### Gate drive stability – parasitic oscillation

#### What causes the gate oscillation?

- Common Source Inductance (CSI) L<sub>CS</sub> Feedback path from power loop to gate loop (di/dt)
- Capacitive coupling via miller capacitor C<sub>GD</sub> (dv/dt)
- Uncontrolled oscillation if feedback phase shift is -180deg
- L<sub>cs</sub> and power loop Inductance should be minimized

#### How to prevent parasitic oscillation

- Reduce L<sub>CS</sub> L<sub>G</sub> and minimize external C<sub>GD</sub>
- Slow down turn-on to reduce dv/dt and gate ringing
- Reduce additional C<sub>GS</sub> -> high frequency path for gate current ringing
- Add small ferrite bead in series with R<sub>G</sub> if oscillation observed:
  - Damp high frequency current ringing
  - Use a small SMD ferrite bead (Z=10-20)





### Preventing Oscillations – half bridge



#### Parasitic oscillation in half bridge

- Use double pulse tester as example: Q1 is synchronous and Q2 is active control device
- Q2 gate affects the Q1 gate stability with the presence of parasitic inductances
- Q2 switching noise couples to Q1 gate loop by parasitic inductance Ls1 (L\*di/dt)
- Q1 Gate is OFF when Q2 is switched: Potential uncontrolled oscillation on half bridge if Q1 gate high frequency current ringing is not damped properly (Too low Z in turn-off drive path)
- Adding drive pull-down impedance Z<sub>GATE</sub> (Increasing R<sub>GOFF</sub> and/or inserting a small ferrite bead)
   damps the gate current ringing and improves the half bridge switching stability



### Ferrite bead can prevent oscillations



#### Parasitic oscillation in half bridge

GS66504B 400V/10A Turn-off gate oscillation Q1:  $R_{GOFF}$ =3.3 $\Omega$ ; Q2:  $R_{G}$ =15 $\Omega$  /3.3 $\Omega$ 

No oscillation observed at 400V/10A switching Q1  $R_{GOFF}$ =3.3 $\Omega$  + Ferrite bead; Q2:  $R_{G}$ =15 $\Omega$  /3.3 $\Omega$ 



### **Driver Selection**



- Basics
- Design considerations
- Driver selection
- Design examples
- PCB Layout
- Switching Testing results

### **Gate Driver selection**



#### Select right gate driver for GaN E-HEMT

#### Non-isolated single gate driver:

#### Minimum requirement:

- Must operate at 5-6.5V gate drive
- Low pull-down output impedance:  $R_{OL} \le 2\Omega$
- **2A** or higher peak drive current for robust turn-off
- Low inductance SMT package

#### **Preferred:**

- Separate pull-up/down drive output pins
- $\leq 1\Omega$  pull-down impedance
- Propagation delay < 20ns</li>
- Integrated LDO for regulated 5-6V gate drive
- High frequency capability (>1MHz)

#### Isolator / Isolated gate driver

#### **CMTI** rating:

- GaN switches fast: 50-100kV/us dv/dt at switching node is common
- High CMTI is required for 650V: 50kV/us is typical, 100-200kV/us preferred.

#### High F<sub>SW</sub> and minimum dead time:

- Good delay matching between high and low sides:
  - 650V application w/ isolated driver: 50-100ns, ≤ 50ns preferred
  - 100V application w/o isolated: <20ns preferred.

### Recommended gate drivers - 650V GaN E-HEMT



#### GaN Systems 650V E-HEMTs can be driven by many standard gate drivers

#### Non-isolated low side single gate drivers:

- Recommend LM5114/UCC27511/MAX5048C:
  - Separate source/sink outputs
  - Footprint compatible
  - Low T<sub>prod</sub> and low pull-down resistance
- Other lab tested compatible gate drivers:
  - FAN3122
  - FAN3224/FAN3225 (dual)
  - MCP1407/TC4422/IXDN609SI/LTC4441

#### Integrated isolated gate drivers

half bridge gate drivers (footprint compatible):

- SiLab Si8273/4 (Use 4V UVLO for 6V drive, Recommended for high CMTI rating 200kV/us)
- SiLab Si8233AD (UVLO= 6V for 6.5V gate drive)
- Analog device ADuM4223A (UVLO = 4.1V)
   Isolated single gate driver:
- Recommended: SiLab Si8271 (4V UVLO for 6V drive, 200kV/us CMTI rating)
- SiLab Si8261BAC (6.3V UVLO for 6.5V gate drive)

#### Isolators (use with low side gate drivers):

- SiLab Si8610: Recommended for High CMTI (lab tested 150V/ns) and low Tprod, requires 5V VCC
- New SiLab Si862xxT features >100kV/us CMTI rating
- Avago High CMR opto-coupler ACPL-W483: No 5V needed / Longer propagation delay and lower
   CMTI rating / 5kVrms reinforced insulation: for industrial application inverter, 3ph motor drive

### uP1964: Optimized GaN E-HEMT Driver IC



#### **Features & Performance:**

- World's smallest, optimized GaN E-HEMT Driver IC
- Small PCB footprint, high-performance solution:
- 8A Sink / 4A Source Peak Drive Currents
- Independent Source and Sink Outputs for controllable Rise and Fall Times
- Fast Propagation Delays (13.5ns Typical)
- Fast Rising (6.7ns Typical) and Falling (3.9ns Typical) Times
- Integrated LDO, Adjustable Gate Drive Output Voltage
- Same Driver usable with different Isolators input level
- CMOS Compatible Input-Logic for PWM and PWMB pins
- 6V to 12V Single Supply Range

#### Please contact uPI Semiconductor:

**Sampling Information:** Justine Ko, Director of Marketing

Email: Justine\_ko@upi-semi.com

### Package Type: WDFN3x3-10L **Pin Configuration:**



#### **Block Diagram:**



#### SiLabs Si827x Series for 650V GaN E-HEMT



# New Silicon Labs Si827x series isolated gate driver offers high CMTI dv/dt rating and low UVLO for GaN E-HEMTs:

- 4V UVLO for 5-6V optimum gate drive
- Separate Source/sink drive outputs (Si8271)
- 4A peak current
- High dv/dt immunity: 200kV/us CMTI, 400kV/us latch-up

#### Recommended P/N for GaN E-HEMT (4V UVLO):

- **Si8271BG-IS:** Single, split drive outputs
- Si8273GB-IS1/IM: High Side / Low Side
- Si8274GB1-IS1/IM: PWM with DT Adj.
- **Si8275GB-IS1/IM**: Dual





### Recommended gate drivers - 100V GaN E-HEMT



#### **Gate driver for 100V Application**:

#### Single/dual gate driver:

- Recommend: LM5114/FAN3122/FAN3225
- Any standard MOSFET driver that supports 5-6V gate drive
- Secondary Synchronous Rectification

#### Half bridge gate driver:

- For 48V Sync Buck, motor drive / inverter
- No isolation required
- Dead time loss is critical: Minimize dead time
- TI LM5113 (5V VCC, recommended for good propagation delay matching)
- Linear Tech LTC4444-5 (Synchronous MOSFET driver, 5-6V VCC)

#### **Compatible Controllers:**

- LTC3890/LTC3891 (60V Synchronous step-down controller, dual/single phase)
- TPS40490 (5-60V Synchronous PWM Buck Controller)

### Design Examples



- Basics
- Design considerations
- Driver selection
- Design examples
- PCB Layout
- Switching Testing results



650V Half bridge fully isolated gate driver design reference (LM5114 + Si8610)



NOTE - UNLESS OTHWISE SPECIFIED

1 - ALL SMD CAPACITORS AND RESISTORS ARE 0603 SIZE

2 - SMD CAPACITORS ARE 25V RATED 10%



650V Half bridge gate driver design using Si8273GB (footprint compatible with ADuM4223)





650V Half bridge gate driver design (Si8271GB-IS w/ Isolated DC/DC)





#### 650V Half bridge power stage design based on Si8261BAC (GS66508T Eval Board)



FB1: 15ohm@100MHz

D1: PMEG2010

D2: 6.8V 200mW Zener diode SOD323

(MMSZ5235BS-7-F)

Full schematics and Gerber files can be found at: <a href="http://www.gansystems.com/gs66508t-evbhb.php">http://www.gansystems.com/gs66508t-evbhb.php</a>





### 100V Gate Drive Example



LM5113-based half bridge power stage (GS61008P), VDRV=+5V For half bridge-based application: Sync. Buck, motor drive/inverter

#### Recommended Gate resistor:

- R1/R3 =  $4.7 10\Omega$
- $R2/R4 = 2\Omega$



### **PCB Layout**



- Basics
- Design considerations
- Driver selection
- Design examples
- PCB Layout
- Switching Testing results

### Impact of PCB Layout Parasitics



#### **C**<sub>DG</sub>: drain-to-gate coupling capacitance

- Capacitive noise coupling
- Avoid overlapping between drain and gate drive copper pour/track

## $L_{DRAIN}/L_{SOURCE}$ : Power Loop Inductance:

Drain voltage overshoot

LDRAIN

GaN

FET

LSOURCE

Power Loop

C<sub>DG</sub> =

Gate L<sub>GATE</sub>

Gate Drive Loop

- Turn-on/of drain voltage/current ringing
- Minimize power loop length and place decoupling Cap close to power device

#### **L**<sub>cs</sub>: Common source Inductance:

- Gate ringing / oscillation
- Slow down switching
- Critical for gate drive stability
- Use kelvin connection to source

#### **L**<sub>GATE</sub>: Gate loop inductance

- Gate signal over/undershoot
- Miller turn-on
- Place driver close to GaN FET to minimize gate loop

### Layout best practice checklist



#### 1. Reduce common source inductance

- Reference gate return ground to the source pad using Kelvin connection. For GS6xxx8P and GS66508B package use "SS" pin.
- Increase R<sub>G</sub> or use ferrite bead on gate if gate oscillation is observed

#### 2. Optimize gate drive loop:

- Place driver close to GaN FET
- Minimize the gate drive loop area and length

#### 3. Optimize power loop inductance:

- Use tight layout to minimize power loop length
- Place decoupling capacitors as close as possible.

#### 4. Design for high dv/dt

- Minimize noise coupling due to PCB parasitic capacitance
- Minimize overlapping between drain side power connection and gate drive signal track.

#### 5. Optimize thermal performance (B&P type package):

Design for low thermal resistance using thermal vias and Cu. Pours

### **GaN**Px<sup>™</sup> Optimized for Switching, Thermals, & PCB Layout



No Wire Bonds: ultra-low Inductance and much higher Manufacturing Reliability

Thick RDL & top Copper: extremely low Ron

Embedded Package using high-T<sub>G</sub> material

Overall design achieves optimized Thermals





### B & P Type GaNPX PCB Layout



#### Bottom side **GaN***px*<sup>™</sup> "P" & "B" Packages

- B package: create kelvin source on PCB
- P package: use SS pin
- Thermal pad connect to Source
- Use thermal vias for PCB cooling





For P package:

Always connect thermal pad to Source for optimum performance

GS66502/04B

Thermal Pad
Source

O.64
(25mill)

Thermal Via Pattern

## GS66508P Half Bridge Layout Examples



#### Half bridge Layout Examples 1

GS66508P Half bridge – (Si8261)

#### Component Side



#### **Bottom Side**



#### **Solder Mask pulled-back:**

- Improves thermal performance
- Allows Heat Sink attachment



## GS66508P Evaluation Board Layout Example



#### Half bridge Layout Examples 2

GS66508P Half bridge daughter board (isolated gate drive)





Top (component) layer

Internal Layer 1

## GS66508P Half Bridge Daughter Board Layout Example



#### Half bridge Layout Examples 2

GS66508P Half bridge daughter board





Internal layer 2

**Bottom layer** 

### **GaN**PX T-Type: Additional Optimization for Power Density





**GaN**<sub>PX</sub><sup>TM</sup> "T" designed for higher-power Applications with Top-Side Heat-Sinking and lower  $\Theta_{JA}$ 

## GaNPX T type PCB Layout



#### Top side cooled **GaN***px*<sup>™</sup> "T" series packages

- low inductance package design with excellent thermal performance
- Dual gate (symmetric, internally connected) for easier layout
- Use the gate on driver side and keep the other floating, or
- Connect both gates for lower L<sub>gate</sub> if layout allows



Thermal pad (internally connected to Source)









## GS61008P 100V Half Bridge Layout Example



100V GS61008P Half bridge Layout TI LM5133 half bridge gate driver











## **Switching Test Results**



- Basics
- Design considerations
- Driver selection
- Design examples
- PCB Layout
- Switching Testing results

### Switching Tests - Double Pulse Test Waveforms



#### Double pulse Switching Test

- Gate Drive design:
  - GS66508T in half bridge
  - Si8610 plus LM5114
  - Isolated Gate Drive supply
  - $R_{ON} = 10\Omega / R_{OFF} = 2\Omega$
- Tested at 400V, 35A Hard-Switching





#### Turn-off and Turn-on waveforms



Low inductance GaNPx T package achieves minimum  $V_{DS}$  overshoot and  $V_{GS}$  ringing (No kelvin source)



### Gate drive waveforms



#### Gate Drive Switching Waveforms

- Inductive load pulse testing to verify gate driver stability over the current range
- Si8261BAC Gate driver (EVAL BOARD)
- $R_{ON} = 25\Omega / R_{OFF} = 0\Omega$
- Use Ferrite bead 15R@100MHz
- No oscillation and minimum drain voltage overshoot





## Clean waveforms – controlled Miller voltage



Clean turn-on and off switching waveforms with well controlled gate ringing and miller voltage



## Measuring Eon and Eoff



#### GS66508P $E_{ON}/E_{OFF}$ measurement waveforms (half bridge)

Current shunt: T&M research SDN-414-10



400V/25A Turn-on switching loss energy  $E_{ON} = 93uJ$   $R_{GON} = 10\Omega$ 

400V/25A Turn-off switching loss energy  $E_{OFF} = 49$ uJ  $R_{GOFF} = 10\Omega$ 

# Tomorrow's power today™



